資料介紹
This single D-type latch is designed for 1.65-V to 5.5-V VCC operation.
The SN74LVC1G374 features a 3-state output designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers, and working registers.
NanoStar? and NanoFree? package technology is a major breakthrough in IC packaging concepts, using the die as the package.
On the positive transition of the clock (CLK) input, the Q output is set to the logic level set up at the data (D) input.
A buffered output-enable (OE) input can be used to place the output in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the output neither loads nor drives the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.
OE does not affect the internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.
- SN54LVC374A,SN74LVC374A D型觸發器數據表
- 具有3態輸出的單D型觸發器SN74LVC1G374 數據表
- SN74LVC1G66,pdf(Single Bilater
- SN74LVC1G123,pdf(SINGLE RETRIG
- SN54LVC573A, SN74LVC573A,pdf(O
- SN54LVC373A, SN74LVC373A,pdf(O
- SN74LVC1G373,pdf(Single D-Type
- SN54LVC74A, SN74LVC74A,pdf(DUA
- SN74LVC1G175,pdf(Single D-Type
- SN54LVC574A, SN74LVC574A,pdf(O
- SN74LVC374A-Q1,pdf(Octal Edge-
- SN54LVC374A, SN74LVC374A,pdf(O
- SN74LVC1G374-Q1,pdf(Single D-T
- SN74LVC1G34,pdf(Single Buffer
- SN74LVC1G17,pdf(Single Schmitt
- 74ls74雙d觸發器引腳圖 74ls74雙D觸發器功能測試 8.9w次閱讀
- Type-A接口改成Type-c接口的實驗設計 2w次閱讀
- 淺談SN74HC541特征應用及設備信息 3906次閱讀
- 分享SN74HC541N集成塊的功能及邏輯圖函數表 1.1w次閱讀
- 74ls374中文資料匯總(74ls374引腳圖及功能_工作原理及應用電路) 4.7w次閱讀
- 74ls374中文資料匯總(74ls374引腳圖及功能_真值表及特性) 2.9w次閱讀
- 74ls163中文資料匯總(74ls163引腳圖及功能_內部結構圖及應用電路) 13.8w次閱讀
- 74ls174是D觸發器嗎?74ls174引腳圖及功能表_邏輯圖及特性 3.9w次閱讀
- 74ls151中文資料匯總(74ls151引腳圖及功能_工作原理及應用電路) 54.4w次閱讀
- Type0和Type1型配置請求 6697次閱讀
- 74ls74中文資料匯總(74ls74引腳圖及功能_內部結構及應用電路) 61.6w次閱讀
- SN74LS161在數字電路中的抗干擾應用 7435次閱讀
- 74hc573使用方法(74hc573引腳圖及功能_工作原理_封裝尺寸及應用電路) 32.3w次閱讀
- 基于8D鎖存器74LS373的搶答器設計電路 1.2w次閱讀
- Type C應用優勢及設計解決方案 6787次閱讀
下載排行
本周
- 1AN-1267: 使用ADSP-CM408F ADC控制器的電機控制反饋采樣時序
- 1.41MB | 5次下載 | 免費
- 2AN158 GD32VW553 Wi-Fi開發指南
- 1.51MB | 2次下載 | 免費
- 3Multisim的上百個仿真實例資料合集
- 12.34 MB | 1次下載 | 10 積分
- 4嵌入式軟件開發符合ISO 26262 功能安全標準
- 1.61 MB | 1次下載 | 免費
- 5AN148 GD32VW553射頻硬件開發指南
- 2.07MB | 1次下載 | 免費
- 6PZT驅動開關電路
- 0.09 MB | 1次下載 | 免費
- 7選擇DSP處理器ADSP-2101與DSP16A的注意事項
- 728.91KB | 次下載 | 免費
- 8EE-23:AD1847/ADSP-2181環回示例,使用單個索引寄存器實現SPORT自動緩沖
- 22.82KB | 次下載 | 免費
本月
- 1ADI高性能電源管理解決方案
- 2.43 MB | 452次下載 | 免費
- 2免費開源CC3D飛控資料(電路圖&PCB源文件、BOM、
- 5.67 MB | 139次下載 | 1 積分
- 3基于STM32單片機智能手環心率計步器體溫顯示設計
- 0.10 MB | 132次下載 | 免費
- 4美的電磁爐維修手冊大全
- 1.56 MB | 24次下載 | 5 積分
- 5如何正確測試電源的紋波
- 0.36 MB | 19次下載 | 免費
- 6感應筆電路圖
- 0.06 MB | 10次下載 | 免費
- 7LZC3106G高性能諧振控制器中文手冊
- 1.29 MB | 9次下載 | 1 積分
- 8萬用表UT58A原理圖
- 0.09 MB | 9次下載 | 5 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935121次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420062次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191367次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73810次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評論