資料介紹
This book is on the IEEE Standard Hardware Description Language
based on the Verilog® Hardware Description Language (Verilog HDL),
IEEE Std 1364–2001. The intended audiences are engineers involved in
various aspects of digital systems design and manufacturing and students
with the basic knowledge of digital system design. The emphasis of the
book is on using Verilog HDL for the design, verification, and synthesis of
digital systems. We will discuss Register Transfer (RT) level digital system
design, and discuss how Verilog can be used in this design flow.
In the last few years RT level design of digital systems has gone
through significant changes. Beyond simulation and synthesis that are
now part of any RTL design process, we are looking at testbench generation
and automatic verification tools. As with any book on Verilog,
this book covers digital design and Verilog for simulation and synthesis.
However, to ready design engineers for designing, testing, and verifying
large digital system designs, the book contains material for
testbench development and verification. The subjects of testbench and
verification are introduced in Chapter 1. Chapter 2 onwards we concentrate
on Verilog for design and synthesis. This will teach the readers
efficient Verilog coding techniques for describing actual hardware
components. When all of Verilog from a design point of view is presented,
we turn our attention to test and verification. Chapter 6 covers
testbench development techniques and use of assertion verification monitors
for better analysis of a design. Toward the end of the book we put
together our coding techniques for synthesis and testbench development,
and present several RT level designs from design specification to
verification.
based on the Verilog® Hardware Description Language (Verilog HDL),
IEEE Std 1364–2001. The intended audiences are engineers involved in
various aspects of digital systems design and manufacturing and students
with the basic knowledge of digital system design. The emphasis of the
book is on using Verilog HDL for the design, verification, and synthesis of
digital systems. We will discuss Register Transfer (RT) level digital system
design, and discuss how Verilog can be used in this design flow.
In the last few years RT level design of digital systems has gone
through significant changes. Beyond simulation and synthesis that are
now part of any RTL design process, we are looking at testbench generation
and automatic verification tools. As with any book on Verilog,
this book covers digital design and Verilog for simulation and synthesis.
However, to ready design engineers for designing, testing, and verifying
large digital system designs, the book contains material for
testbench development and verification. The subjects of testbench and
verification are introduced in Chapter 1. Chapter 2 onwards we concentrate
on Verilog for design and synthesis. This will teach the readers
efficient Verilog coding techniques for describing actual hardware
components. When all of Verilog from a design point of view is presented,
we turn our attention to test and verification. Chapter 6 covers
testbench development techniques and use of assertion verification monitors
for better analysis of a design. Toward the end of the book we put
together our coding techniques for synthesis and testbench development,
and present several RT level designs from design specification to
verification.
![](http://www.solar-ruike.com.cn/SOFt/UploadPic/2009-7/2009723903954615.jpg)
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- Verilog數字系統設計教程(第2版) 0次下載
- Verilog教程之Verilog HDL數字集成電路設計方法和基礎知識課件 53次下載
- 使用Verilog HDL實現數字時鐘設計的詳細資料說明 30次下載
- 數字系統設計與Verilog HDLPDF電子教材免費下載 114次下載
- Verilog HDL入門教程之Verilog HDL數字系統設計教程 83次下載
- Verilog數字系統設計示例說明 9次下載
- Verilog數字系統設計教程(第2版).part3 0次下載
- Verilog數字系統設計教程(第2版).part2 0次下載
- Verilog數字系統設計教程(第2版).part1 0次下載
- 數字系統設計:VERILOG實現 0次下載
- 最新版硬件描述語言Verilog (第四版) 0次下載
- Verilog數字系統設計教程(第二版) 夏宇聞 0次下載
- 應用Verilog HDL進行數字系統設計實例 88次下載
- Verilog數字系統設計 0次下載
- 復雜數字邏輯系統的Verilog 0次下載
- Verilog 與 ASIC 設計的關系 Verilog 代碼優化技巧 213次閱讀
- Verilog 測試平臺設計方法 Verilog FPGA開發指南 356次閱讀
- 如何使用 Verilog 進行數字電路設計 302次閱讀
- verilog inout用法與仿真 3213次閱讀
- Verilog中關于文件操作的系統任務 1637次閱讀
- 使用Verilog/SystemVerilog硬件描述語言練習數字硬件設計 1739次閱讀
- verilog仿真工具編譯 8449次閱讀
- Verilog系統函數和邊沿檢測 2389次閱讀
- Verilog HDL和VHDL的區別 1.3w次閱讀
- verilog是什么_verilog的用途和特征是什么 4.5w次閱讀
- vhdl和verilog的區別_vhdl和verilog哪個好? 12.3w次閱讀
- verilog語言基本語句_verilog語言詞匯大全 9.5w次閱讀
- verilog語言與c語言的區別 1.2w次閱讀
- Verilog HDL簡明教程(part1) 1274次閱讀
- 初學者學習Verilog HDL的步驟和經驗技巧 3.6w次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1490次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 92次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關電源原理及各功能電路詳解
- 0.38 MB | 10次下載 | 免費
- 6基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
- 7藍牙設備在嵌入式領域的廣泛應用
- 0.63 MB | 3次下載 | 免費
- 89天練會電子電路識圖
- 5.91 MB | 3次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關電源設計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉中文版)
- 78.1 MB | 537791次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233045次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論